Computer-Aided Design of Cross-Voltage-Domain Energy-Optimized Tapered Buffers
2024-09
发表期刊IEICE TRANSACTIONS ON ELECTRONICS (IF:0.6[JCR-2023],0.5[5-Year])
ISSN0916-8524
EISSN1745-1353
卷号E107.C期号:9页码:245-254
发表状态已发表
DOI10.1587/transele.2023ECP5049
摘要

This paper introduces a computer-aided low-power design method for tapered buffers that address given load capacitances, output transition times, and source impedances. Cross-voltage-domain tapered buffers involving a low-voltage domain in the frontier stages and a high-voltage domain in the posterior stages are further discussed which breaks the trade-off between the energy dissipation and the driving capability in conventional designs. As an essential circuit block, a dedicated analytical model for the level-shifter is proposed. The energy-optimized tapered buffer design is verified for different source and load conditions in a 180-nm CMOS process. The single-VD D buffer model achieves an average inaccuracy of 8.65% on the transition loss compared with Spice simulation results. Cross-voltage tapered buffers can be optimized to further remarkably reduce the energy consumption. The study finds wide applications in energy-efficient switching-mode analog applications. Copyright © 2024 The Institute of Electronics, Information and Communication Engineers.

关键词Buffer circuits CMOS integrated circuits Energy utilization Integrated circuit design Power systems computer aided design Structural dynamics Computer-aided Computer-aided design Energy Gate drivers Level shifter Low-power circuit Short-circuit power Switching-mode Tapered buffer Voltage domains
URL查看原文
收录类别EI ; SCI
语种英语
WOS研究方向Engineering
WOS类目Engineering, Electrical & Electronic
WOS记录号WOS:001334082000005
出版者Institute of Electronics Information Communication Engineers
EI入藏号20243617004441
EI主题词Energy dissipation
EI分类号1009.1 ; 1009.2 ; 1102.2 ; 1106.5 ; 408 Structural Design ; 706.1 Electric Power Systems ; 713 Electronic Circuits ; 714.2 Semiconductor Devices and Integrated Circuits ; 904
原始文献类型Journal article (JA)
文献类型期刊论文
条目标识符https://kms.shanghaitech.edu.cn/handle/2MSLDSTB/421427
专题信息科学与技术学院
信息科学与技术学院_硕士生
信息科学与技术学院_PI研究组_吕宏鸣组
作者单位
1.School of Information Science and Technology, ShanghaiTech University, Shanghai; 201210, China;
2.Shanghai Engineering Research Center of Energy Efficient and Custom AI IC, Shanghai; 201210, China;
3.State Key Laboratory of Advanced Medical Materials and Devices, ShanghaiTech University, Shanghai; 201210, China
第一作者单位信息科学与技术学院
第一作者的第一单位信息科学与技术学院
推荐引用方式
GB/T 7714
Cao, Zhibo,Han, Pengfei,Lyu, Hongming. Computer-Aided Design of Cross-Voltage-Domain Energy-Optimized Tapered Buffers[J]. IEICE TRANSACTIONS ON ELECTRONICS,2024,E107.C(9):245-254.
APA Cao, Zhibo,Han, Pengfei,&Lyu, Hongming.(2024).Computer-Aided Design of Cross-Voltage-Domain Energy-Optimized Tapered Buffers.IEICE TRANSACTIONS ON ELECTRONICS,E107.C(9),245-254.
MLA Cao, Zhibo,et al."Computer-Aided Design of Cross-Voltage-Domain Energy-Optimized Tapered Buffers".IEICE TRANSACTIONS ON ELECTRONICS E107.C.9(2024):245-254.
条目包含的文件
文件名称/大小 文献类型 版本类型 开放类型 使用许可
个性服务
查看访问统计
谷歌学术
谷歌学术中相似的文章
[Cao, Zhibo]的文章
[Han, Pengfei]的文章
[Lyu, Hongming]的文章
百度学术
百度学术中相似的文章
[Cao, Zhibo]的文章
[Han, Pengfei]的文章
[Lyu, Hongming]的文章
必应学术
必应学术中相似的文章
[Cao, Zhibo]的文章
[Han, Pengfei]的文章
[Lyu, Hongming]的文章
相关权益政策
暂无数据
收藏/分享
所有评论 (0)
暂无评论
 

除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。