消息
×
loading..
PLAC: Piecewise Linear Approximation Computation for All Nonlinear Unary Functions
2020-09
发表期刊IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
ISSN1063-8210
卷号28期号:9页码:2014-2027
发表状态已发表
DOI10.1109/TVLSI.2020.3004602
摘要

This article presents a piecewise linear approximation computation (PLAC) method for all nonlinear unary functions, which is an enhanced universal and error-flattened piecewise linear (PWL) approximation approach. Compared with the previous methods, PLAC features two main parts, an optimized segmenter to seek the minimum number of segments under the predefined software maximum absolute error (MAE), raising the segmentation performance to the highest theoretical level for logarithm, and a novel quantizer to completely simulate the hardware behavior and determine the required bit width and MAE(c) (MAE in circuits) for hardware implementation. In addition, the hardware architecture is also improved by simplifying the indexing logic, leading to nonredundant hardware overhead. The ASIC implementation results reveal that the proposed PLAC can improve all metrics without any compromise. Compared with the state-of-the-art methods, when computing logarithmic function, PLAC reduces 2.80% area, 3.77% power consumption, and 1.83% MAE(c) with the same delay; when approximating hyperbolic tangent function, PLAC reduces 6.25% area, 4.31% power consumption, and 18.86% MAE(c) with the same delay; when evaluating sigmoid function, PLAC reduces 16.50% area, 4.78% power consumption with the same delay, and MAE(c); and when calculating softsign function, PLAC reduces 17.28% area, 11.34% power consumption, 12.50% delay, and 33.28% MAE(c).

关键词Hardware Delays Computer architecture Very large scale integration Power demand Indexes Sun Error-flattened nonlinear unary function piecewise linear (PWL) approximation piecewise linear approximation computation (PLAC) quantizer segmenter VLSI architecture
URL查看原文
收录类别SCI ; SCIE ; EI
语种英语
WOS研究方向Computer Science ; Engineering
WOS类目Computer Science, Hardware & Architecture ; Engineering, Electrical & Electronic
WOS记录号WOS:000568159400007
出版者IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
来源库IEEE
引用统计
正在获取...
文献类型期刊论文
条目标识符https://kms.shanghaitech.edu.cn/handle/2MSLDSTB/123585
专题信息科学与技术学院
信息科学与技术学院_PI研究组_哈亚军组
作者单位
1.School of Electronic Science and Engineering, Nanjing University, Nanjing, China
2.Department of Turing Architecture Design, HiSilicon, Huawei Corporation, Shenzhen, China
3.School of Information Science and Technology, ShanghaiTech University, Shanghai, China
推荐引用方式
GB/T 7714
Hongxi Dong,Manzhen Wang,Yuanyong Luo,et al. PLAC: Piecewise Linear Approximation Computation for All Nonlinear Unary Functions[J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS,2020,28(9):2014-2027.
APA Hongxi Dong.,Manzhen Wang.,Yuanyong Luo.,Muhan Zheng.,Mengyu An.,...&Hongbing Pan.(2020).PLAC: Piecewise Linear Approximation Computation for All Nonlinear Unary Functions.IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS,28(9),2014-2027.
MLA Hongxi Dong,et al."PLAC: Piecewise Linear Approximation Computation for All Nonlinear Unary Functions".IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS 28.9(2020):2014-2027.
条目包含的文件
文件名称/大小 文献类型 版本类型 开放类型 使用许可
个性服务
查看访问统计
谷歌学术
谷歌学术中相似的文章
[Hongxi Dong]的文章
[Manzhen Wang]的文章
[Yuanyong Luo]的文章
百度学术
百度学术中相似的文章
[Hongxi Dong]的文章
[Manzhen Wang]的文章
[Yuanyong Luo]的文章
必应学术
必应学术中相似的文章
[Hongxi Dong]的文章
[Manzhen Wang]的文章
[Yuanyong Luo]的文章
相关权益政策
暂无数据
收藏/分享
所有评论 (0)
暂无评论
 

除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。